培训方式以讲课和实验穿插进行。 
                        Overview 
                          This course covers 2 part of digital IC: Design and Verification. 
                          The first part of this course is an introduction of digital IC design. It gives guidelines on how to set up good coding style for RTL design and how to write RTL for design for different level,from module level to SoC level. 
                        The second part of this course is an introduction to the Incisive Plan-to-Closure Methodology (IPCM). IPCM defines how to perform a verificaiton process by going through plan, execute, measure and react process. It also introduces how to perform the process automatically.This 2 day course shows you how to write HDL code from module to SoC level design. It also provides guidance and practice to perform a coverage-driven-verification process automatically. 
                         
                            Objectives? 
                          In this course, you will: 
                          ● Learn how to set up coding style for RTL.? 
                          ● Apply the coding style to module-level and SoC-level design? 
                          ● Learn how to check coding style? 
                          ● Learn a typical verification flow of from plan to closure? 
                          ● Learn to implemente the verification process automatically 
                         
                            Course Outline 
                        Unit 1 
                          ● Module Level RTL design? 
                          ● RTL Coding Style and rule check 
                          ● System-On-a-Chip Design 
                        Unit 2 
                          ● Verification Methodology 
                          ● Verification Plan 
                          ● Verification Execute 
                          ● Verification Measure 
                          ● Verification React 
                          ● Verification Process Management 
                         
                            Audience Profile 
                        Design Engineers & Verification Engineers 
                          At least one of the SystemC, VHDL, and Verilog languages SystemVerilog Language and Application? Basic digital IC design, simulation, verification knowledge 
                         
                        ? 
                        Synopsys Tools Used? 
                          ncisive® DesignTeam Simulator  |